



CS2200 Systems and Networks Spring 2022

Lecture 18: Memory Hierarchy

Alexandros (Alex) Daglis School of Computer Science Georgia Institute of Technology adaglis@gatech.edu

Lecture slides adapted from Bill Leahy and Charles Lively of Georgia Tech

## Agenda

■ Finishing Chapters 7 & 8 — Memory Management

Starting Chapter 9 – Memory Hierarchy

## Speeding up address translation



## Speeding up address translation



## Given the nature of a process



- We want to increase multiprogramming to keep the CPU busy doing useful work
- This is what we want to see:



## Extending the utilization curve



## Working set of a program



Working set size: number of page frames needed to hold working set

## Working set of a program



## Memory pressure

$$memory.pressure = \sum_{i=1}^{n} WSS_{i}$$

- P<sub>1</sub>, P<sub>2</sub>, P<sub>3</sub>, ... are processes in memory each with a working set WSS<sub>i</sub>
- The count of active processes n signifies the degree of multiprogramming
- How do we control the degree of multiprogramming?
  - ∑WSS > total physical memory
    - → swap out some processes
  - ∑WSS < total physical memory</li>
    - → increase degree of multiprogramming

## Controlling thrashing



## Page faults are disruptive...

- ... from a process point of view
  - → implicit I/O
- ... from a CPU-utilization perspective
  - overhead that doesn't contribute to work

We need to limit impact of page faults to improve system performance



## We can tell a system is thrashing if

- 20% A. I just want the participation credit
- 27% B. It has too few page faults per second
- 27% C. It has too many page faults per second
- 20% D. The ratio of I/O operations to CPU operations is not optimal
- E. The combined working set of all processes is greater than the number of available page frames

If only it were as easy as B! Thrashing implies too many page faults, but too many page faults don't always imply thrashing! An application can be constantly changing its working set without changing its working set size, for instance.

In reality, to diagnose thrashing, you'd look for a high paging rate, low CPU utilization, and several processes waiting on paging I/O for several seconds. Those metrics together are a good clue.



## We can reduce thrashing by

- A. I just want the participation credit
- B. Using a medium-term scheduler that suspends processes until the condition improves
- C. Reducing the physical memory size
- D. Adding additional processes to increase the multiprogramming factor
- E. Reducing the page size

Of course this begs the question of how the medium-term scheduler is going to figure out that the system is thrashing...



## Paging Optimizations

Accelerate page-in by removing functionality from critical path

- Keep a (small) pool of free frames
  - Don't wait to start page replacement algorithm on a page fault
- Page replacement
  - Background activity of OS when CPU is not in use
  - If I/O is not busy, write out a "dirty" page which makes it "clean"



## Reverse mapping to page table in free list

- Gives a "third" chance for reuse of a page before being kicked out
- P4 is running and page faults on VPN=33
- No need to go to disk!
- Just remap PFN=52 into PT for P4,VPN=33 and take it out of the freelist



## Linux VM and kswapd

| \$ free -h  |         |      |      |        |         |        |
|-------------|---------|------|------|--------|---------|--------|
|             | total   | used | free | shared | buffers | cached |
| Mem:        | 15G     | 7.1G | 8.5G | 164K   | 703M    | 2.4G   |
| •••         |         |      |      |        |         |        |
| -/+ buffers | /cache: | 4.0G | 11G  |        |         |        |
| Swap:       | 2.0G    | 26M  | 1.9G |        |         |        |

#### Kswapd

- Paging daemon
- Runs when "free" memory is low (about 2% of memory)
- Uses a modified version of second-chance replacement
- Links victim pages into the free list and sets their "invalid" PTE bits

#### Page fault handler:

- If the target page is still on the free list, it is reclaimed by removing it from the free list, marking its PTE bit "valid", and writing it out if it's dirty
- Otherwise, the first frame in the Free List is removed, the target page is read into it, and the target page's PTE is modified to point to it and "valid" is set

## How big are page tables?

Physical Memory

**LOW** 



HIGH

## Teaser: Hierarchical Page Table



## Intel's X86-64 4-level Page Tables



More about this in cs4290

\*) 40 bits aligned to a 4-KByte boundary

Chapter 9: Memory Hierarchy

## Recall: In a paged memory system



Both bad!

- What can we do?
  - Increase cycle time
  - Take 2 cycles in IF

## In a paged memory system



- TLB saves the day...
  - PC → TLB → memory is only one memory access
  - So we're back in business....

## Are we really?

- What's the CPU clock cycle speed? ~1ns
- What's the memory access time? ~100ns

It's roughly a 100:1 ratio!

### What happens to the pipeline?



Not sustainable.



- With \_\_\_\_\_\_\_pens in the IF stage on a memory fetch?

## The register file and TLB...

- They're "kinda" memories, right?
- Why are they not a problem?
- TLB + Reg file → Static RAM (SRAM) technology
- Memory → Dynamic RAM (DRAM) technology
- SRAM → 6 transistors per cell → faster → bulkier
- DRAM → I transistor per cell → slower → denser
- You can have capacity or speed but not both!

### What principle makes TLB work?

#### Locality

- Sequentiality of instructions in the program
- Sequentiality of data structures like arrays and structs
- "Recent" translations are stashed away from in-memory page tables into high-speed hardware
- Subsequent translations become faster → no need to go to memory for most PTEs
- What if we apply the same principle to the data and instructions we need?

# The principle is locality



## How do we put these two ideas together?

- Locality
- Small & fast or large & slow storage
- The concept of a "cache"
- TLB is a special instance of caching "addresses"

## The memory hierarchy model



How do you use

- Spatial locality?
- Temporal locality?

# Terminology

| Hit                                 | Hit ratio h                       | h + m = 1 |  |
|-------------------------------------|-----------------------------------|-----------|--|
| Miss                                | Miss ratio m                      |           |  |
| Cycle time                          | T <sub>c</sub> cache access time  |           |  |
| Cycle time                          | T <sub>m</sub> memory access time |           |  |
| Miss penalty                        | T <sub>m</sub>                    |           |  |
| Average memory access time (AMAT) * | $AMAT = T_c + T_m * m$            |           |  |
|                                     |                                   |           |  |

<sup>\*</sup>The book calls this Effective Memory Access Time (EMAT)

## Modern memory hierarchy



Figure 9.2: The entire memory hierarchy stretching from processor registers to the virtual memory.

## Calculating AMAT





#### Calculate the AMAT...

You have one level of cache which has a hit rate of 90% and an access time of 10ns; your main memory has an access time of 100 ns. What is the AMAT in ns?

| Rank | Responses |
|------|-----------|
| 1    | 1         |
| 2    | 8         |
| 3    | 5         |
| 4    | 7         |
| 5    | 4         |
| 6    | 6         |



# Cache Organizations

Direct mapped

Fully associative

Set associative

#### Cache Placement



## Direct mapped cache



## Types of misses

- Compulsory (first time an address is requested)
- Capacity (cache is full)
- Conflict (vying for space in a full set in the cache)

Known as the 3 C's!



These were compulsory misses.

The data were referenced for the first time.

| mem loc Ø |  |  |
|-----------|--|--|
| mem loc 1 |  |  |
| mem loc 2 |  |  |
| mem loc 3 |  |  |
| empty     |  |  |
|           |  |  |

miss

| 0  |  |
|----|--|
| 1  |  |
| 2  |  |
| 3  |  |
| 4  |  |
| 5  |  |
| 6  |  |
| 7  |  |
| 8  |  |
| 9  |  |
| 10 |  |
| 11 |  |
| 12 |  |
| 13 |  |
| 14 |  |
| 15 |  |

Cache



| 0  |  |
|----|--|
| 1  |  |
| 2  |  |
| 3  |  |
| 4  |  |
| 5  |  |
| 6  |  |
| 7  |  |
| 8  |  |
| 9  |  |
| 10 |  |
| 11 |  |
| 12 |  |
| 13 |  |
| 14 |  |
| 15 |  |
|    |  |

Cache



This is now a conflict miss. Cache block 0 used to be in the cache, but was replaced because the previous access to block 8 maps to the same entry 3

| , ,           |  |  |
|---------------|--|--|
| mem loc Ø 8 0 |  |  |
| mem loc 1     |  |  |
| mem loc 2     |  |  |
| mem loc 3     |  |  |
| empty         |  |  |
|               |  |  |

| 0  |  |
|----|--|
| 1  |  |
| 2  |  |
| 3  |  |
| 4  |  |
| 5  |  |
| 6  |  |
| 7  |  |
| 8  |  |
| 9  |  |
| 10 |  |
| 11 |  |
| 12 |  |
| 13 |  |
| 14 |  |
| 15 |  |
|    |  |

Cache



# How do we disambiguate data?

We use the part of the memory address not used as cache index as the <u>tag</u> to <u>label</u> the data in the cache



| data        |
|-------------|
| mem loc Ø 8 |
| mem loc 1   |
| mem loc 2   |
| mem loc 3   |
| empty       |
| empty       |
| empty       |
| empty       |
|             |

| 0  |  |
|----|--|
| 1  |  |
| 2  |  |
| 3  |  |
| 4  |  |
| 5  |  |
| 6  |  |
| 7  |  |
| 8  |  |
| 9  |  |
| 10 |  |
| 11 |  |
| 12 |  |
| 13 |  |
| 14 |  |
| 15 |  |

Cache

### How do we know data is valid?

- At power-up, a cache may contain garbage!
- Tags help disambiguate, not validate

| vali | d tag | data  |
|------|-------|-------|
| 1    | 1     | loc 8 |
| 1    | 0     | loc 1 |
| 1    | 0     | loc 2 |
| 1    | 0     | loc 3 |
| 0    | X     | empty |
| 0    | X     | empty |
| 0    | Х     | empty |
| 0    | X     | empty |

#### Fields in a Direct Mapped Cache

| Valid | Tag   | Data           |
|-------|-------|----------------|
| Meta  | adata | γ<br>Real data |

## What does the cache entry contain?

You have a 64 entry direct-mapped cache for a word-addressable memory with 16-bit addresses and 16-bit words (like LC-3).

- 30% A. I just want the participation credit
- B. I bit valid flag, 6 bit tag, 10 bit data
- 20% C. I bit valid flag, 10 bit tag, 16 bit data
- D. I bit valid flag, 10 bit tag, 6 bit data
- 10% E. 2 bit valid flag, 12 bit tag, 16 bit data

## Interpreting memory addresses

#### Memory address

- index = memory addr mod cache size
  - MemAddr =  $8 \rightarrow index = 0$
  - MemAddr =  $0 \rightarrow index = 0$
- number of tag bits = memory addr size cache index size

Why not the other way around?

→ use the low bits for cache tag?

## Index first, tag last?

data

#### Address:

0000

0010

0011

0 1 0 0

010

0 | | 0

0 | | |

index tag

|   | valid | tag | data  |
|---|-------|-----|-------|
| 0 | 1     | 0   | tec 0 |
| 1 | 0     | X   | empty |
| 2 | 0     | X   | empty |
| 3 | 0     | X   | empty |
| 4 | 0     | X   | empty |
| 5 | 0     | X   | empty |
| 6 | 0     | X   | empty |
| 7 | 0     | X   | empty |

| vallu | uata                  |                                        |
|-------|-----------------------|----------------------------------------|
| 1     | 1                     | loc.⁄0 1                               |
| 6     | X                     | empty                                  |
| 0     | X                     | empty                                  |
| 0     | X                     | empty                                  |
| 0     | X                     | empty                                  |
| 9     | X                     | empty                                  |
| 0     | X                     | empty                                  |
| 0     | X                     | empty                                  |
|       | 1<br>0<br>0<br>0<br>0 | 0 X<br>0 X<br>0 X<br>0 X<br>0 X<br>0 X |

valid tan

|   | valid | tag | data     |
|---|-------|-----|----------|
| 0 | 1     | 1   | loc ⁄0 1 |
| 1 | 1     | 0   | loc 2    |
| 2 | 0     | X   | empty    |
| 3 | 0     | X   | empty    |
| 4 | 0     | X   | empty    |
| 5 | 0     | X   | empty    |
| 6 | 0     | X   | empty    |
| 7 | 0     | X   | empty    |
|   |       | '   | •        |

|   | valid | l tag | data           |
|---|-------|-------|----------------|
| 0 | 1     | 1     | toc 0 1        |
| 1 | U     | 1     | loc <u>2</u> 3 |
| 2 | 0     | Х     | empty          |
| 3 | 0     | Х     | empty          |
| 4 | 0     | X     | empty          |
| 5 | 0     | X     | empty          |
| 6 | 0     | ×     | empty          |
| 7 | 0     | X     | empty          |
|   |       |       | •              |

**Access location 0** 

**Access location 1** 

**Access location 2** 

**Access location 3** 

Cache occupancy if we switch index and tag is BAD!!

→ loss of spatial locality

## Hardware



## Hardware



Let us consider the design of a direct-mapped cache for a realistic memory system.

- Assume that the CPU generates a 32-bit byteaddressable memory address.
- Each memory word contains 4 bytes.
- A memory access brings a full word into the cache.
- The direct-mapped cache is 64K bytes in size (this is the amount of data that can be stored in the cache), with each cache entry containing one word of data.
- Compute the additional storage space needed for the valid bits and the tag fields of the cache.



 $2^{14}$  \* (1 + 16) additional bits for metadata

# Memory address interpretation when single cache block contains multiple bytes





## A direct-mapped cache

- A. I just want the participation credit
- B. Has a many-to-one mapping between a memory location and a cache location
- C. Allows a memory location to be cached wherever there is space in the cache
- D. Is so-called because there is a directory associated with the contents of the cache
- E. Is usually much smaller than any other type of cache organization





# In a direct-mapped cache with a t-bit tag

- A. I just want the participation credit
- B. There is one 1-bit tag comparator for each cache line
- C. There is one t-bit tag comparator for each cache line
- D. There is one I-bit tag comparator for the entire cache
- E. There is one t-bit tag comparator for the entire cache